datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

UPD72852 查看數據表(PDF) - NEC => Renesas Technology

零件编号
产品描述 (功能)
生产厂家
UPD72852
NEC
NEC => Renesas Technology NEC
UPD72852 Datasheet PDF : 48 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
µPD72852
3.1.5 LKON
When the Link power is off, it outputs a clock of 6.144 MHz. LKON outputs under the following conditions: LPS is
Low and the internal PHY register of the Link_active bit is 0.
• Link-on packet is received.
• Any bit of Loop, Pwr_fail, Timeout or Port_event is the PHY internal register becomes 1, and moreover either
LPS or Link_active bit is 0.
When LPS is asserted, LKON returns to Low.
3.1.6 DIRECT
Set DIRECT to Low for using the isolation barrier.
3.1.7 Isolation Barrier
The IEEE1394 cable holds signals for Data/Strobe in addition to power and ground.
When the ground potential is different between connecting devices, the DC and AC current flows through the
ground line in the cable and there is a possibility of malfunction due to ground difference between the two PHY.
The µPD72852 uses the isolation barrier to couple the AC between the PHY/Link interface to overcome the ground
difference problem. Connecting the DIRECT pin to Low enables the digital differential circuit of the µPD72852. The
differential circuit propagates only the change in the signal; the interface will be driven only during transitions High
Low or Low High. The interface will assume the high impedance state when there is no signal change. The
µPD72852 uses Schmitt trigger input buffers for D, CTL, LREQ and LPS pins to prevent noise when the bus assumes
a high impedance state.
The digital differential circuit and the Schmitt trigger input buffers are needed on the Link layer controller LSI to
implement the isolation barrier.
Figure 3-2. Waveforms of the Isolation Barrier
011000100
01Z0ZZ10Z
Isolation Barrier not used
Using Isolation Barrier
(Digital differential circuit)
Data Sheet S14920EJ3V0DS
15

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]