datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

V61C3181024-15T 查看數據表(PDF) - Mosel Vitelic, Corp

零件编号
产品描述 (功能)
比赛名单
V61C3181024-15T
MOSEL
Mosel Vitelic, Corp MOSEL
V61C3181024-15T Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
MOSEL VITELIC
Switching Waveforms (Write Cycle)
Write Cycle 1 (WE Controlled)(4)
ADDRESS
CE1
CE2
WE
OUTPUT
INPUT
tAS
tWHZ
tWC
tCW(6)
tAW
tCW(6)
tWP(1)
tDW
V61C3181024
tAH(2)
tDH
3181024 12
Write Cycle 2 (CE Controlled)(4)
ADDRESS
CE1
CE2
WE
tWC
(4)
tAW
tAS
tCW(6)
tCW(6)
tAH(2)
OUTPUT
High-Z
INPUT
tDW
tDH
(5)
3181024 13
NOTES:
1. The internal write time of the memory is defined by the overlap of CE1 and CE2 active and WE low. All signals must be active to
initiate and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to
the second transition edge of the signal that terminates the write.
2. tAH is measured from the earlier of CE1 or WE going high, or CE2 going LOW at the end of the write cycle.
3. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
4. OE = VIL or VIH. However it is recommended to keep OE at VIH during write cycle to avoid bus contention.
5. If CE1 is LOW and CE2 is HIGH during this period, I/O pins are in the output state. Then the data input signals of opposite phase
to the outputs must not be applied to them.
6. tCW is measured from CE1 going low or CE2 going HIGH to the end of write.
V61C3181024 Rev. 1.3 February 1999
8

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]