datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

GS88218AB-133 查看數據表(PDF) - Giga Semiconductor

零件编号
产品描述 (功能)
比赛名单
GS88218AB-133
GSI
Giga Semiconductor GSI
GS88218AB-133 Datasheet PDF : 38 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
GS88218/36AB/D-250/225/200/166/150/133
Mode Pin Functions
Mode Name
Pin Name State
Function
Burst Order Control
L
LBO
H
Linear Burst
Interleaved Burst
Output Register Control
L
FT
H or NC
Flow Through
Pipeline
Power Down Control
L or NC
ZZ
H
Active
Standby, IDD = ISB
Single/Dual Cycle Deselect Control
L
SCD
H or NC
Dual Cycle Deselect
Single Cycle Deselect
FLXDrive Output Impedance Control
L
ZQ
H or NC
High Drive (Low Impedance)
Low Drive (High Impedance)
9th Bit Enable
L
Activate DQPx I/Os (x18/x36 mode)
PE
H or NC
Deactivate DQPx I/Os (x16/x32 mode)
Note:
There are pull-up devices on the ZQ, SCD, and FT pins and a pull-down device on the ZZ and PE pins, so those input pins can be
unconnected and the chip will operate in the default states as specified in the above tables.
Burst Counter Sequences
Linear Burst Sequence
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
00
01
10
11
2nd address
01
10
11
00
3rd address
10
11
00
01
4th address
11
00
01
10
Note:
The burst counter wraps to initial state on the 5th clock.
Interleaved Burst Sequence
A[1:0] A[1:0] A[1:0] A[1:0]
1st address
00
01
10
11
2nd address
01
00
11
10
3rd address
10
11
00
01
4th address
11
10
01
00
Note:
The burst counter wraps to initial state on the 5th clock.
BPR 1999.05.18
8
Rev: 1.04 11/2004
9/38
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
© 2001, GSI Technology

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]