datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

AD9397/PCB 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
比赛名单
AD9397/PCB
ADI
Analog Devices ADI
AD9397/PCB Datasheet PDF : 28 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
TIMING
The output data clock signal is created so that its rising edge
always occurs between data transitions and can be used to latch
the output data externally.
Figure 3 shows the timing operation of the AD9397.
tPER
tDCYCLE
DATACK
tSKEW
DATA
HSOUT
Figure 3. Output Timing
HSYNC TIMING
Horizontal sync (HSYNC) is processed in the AD9397 to
eliminate ambiguity in the timing of the leading edge with
respect to the phase-delayed pixel clock and data.
The HSYNC input is used as a reference to generate the pixel
sampling clock. The sampling phase can be adjusted, with
respect to HSYNC, through a full 360° in 32 steps via the phase
adjust register (to optimize the pixel sampling time). Display
systems use HSYNC to align memory and display write cycles,
so it is important to have a stable timing relationship between
the HSYNC output (HSOUT) and data clock (DATACK).
VSYNC FILTER AND ODD/EVEN FIELDS
The VSYNC filter is used to eliminate spurious VSYNCs,
maintain a consistent timing relationship between the VSYNC
and HSYNC output signals, and generate the odd/even field
output.
The filter works by examining the placement of VSYNC
with respect to HSYNC and, if necessary, slightly shifting
it in time at the VSOUT output. The goal is to keep the
VSYNC and HSYNC leading edges from switching at the
same time, eliminating confusion as to when the first line
of a frame occurs. Enabling the VSYNC filter is done with
Register 0x21[5]. Use of the VSYNC filter is recommended for
all cases, including interlaced video, and is required when using
the HSYNC per VSYNC counter. Figure 4 and Figure 5
illustrate even/odd field determination in two situations.
AD9397
SYNC SEPARATOR THRESHOLD
QUADRANT
HSIN
VSIN
FIELD 1
2
3
FIELD 0
4
1
FIELD 1
2
3
VSOUT
O/E FIELD
EVEN FIELD
Figure 4. VSYNC Filter
FIELD 0
4
1
SYNC SEPARATOR THRESHOLD
QUADRANT
HSIN
VSIN
FIELD 1
2
3
FIELD 0
4
1
FIELD 1
2
3
FIELD 0
4
1
VSOUT
O/E FIELD
ODD FIELD
Figure 5. VSYNC Filter—Odd/Even
DVI RECEIVER
The DVI receiver section of the AD9397 allows the reception of
a digital video stream compatible with DVI 1.0. Embedded in
this data stream are HSYNCs, VSYNCs, and display enable
(DE) signals. DVI restricts the received format to RGB, but the
inclusion of a programmable color space converter (CSC)
allows the output to be tailored to any format necessary. With
this, the scaler following the AD9397 can specify that it always
wishes to receive a particular format—for instance, 4:2:2
YCrCb—regardless of the transmitted mode. If RGB is sent, the
CSC can easily convert that to 4:2:2 YCrCb while relieving the
scaler of this task.
DE GENERATOR
The AD9397 has an onboard generator for DE, for start of
active video (SAV), and for end of active video (EAV), all of
which are necessary for describing the complete data stream for
a BT656-compatible output. In addition to this particular
output, it is possible to generate the DE for cases in which a
scaler is not used. This signal alerts the following circuitry as to
which are displayable video pixels.
Rev. 0 | Page 11 of 28

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]