datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

L6917 查看數據表(PDF) - STMicroelectronics

零件编号
产品描述 (功能)
生产厂家
L6917 Datasheet PDF : 33 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
L6917B
Digital to Analog Converter
The built-in digital to analog converter allows the adjustment of the output voltage from 1.100V to 1.850V with
25mV as shown in the previous table 1. The internal reference is trimmed to ensure the precision of 0.8% and
a zero temperature coefficient around 70°C. The internal reference voltage for the regulation is programmed by
the voltage identification (VID) pins. These are TTL compatible inputs of an internal DAC that is realized by
means of a series of resistors providing a partition of the internal voltage reference. The VID code drives a mul-
tiplexer that selects a voltage on a precise point of the divider. The DAC output is delivered to an amplifier ob-
taining the VPROG voltage reference (i.e. the set-point of the error amplifier). Internal pull-ups are provided
(realized with a 5µA current generator up to 3.3V max); in this way, to program a logic "1" it is enough to leave
the pin floating, while to program a logic "0" it is enough to short the pin to GND. VID code “11111” programs
the NOCPU state: all mosfets are turned OFF and the condition is latched.
The voltage identification (VID) pin configuration also sets the power-good thresholds (PGOOD) and the over-
voltage protection (OVP) thresholds.
Soft Start and INHIBIT
At start-up a ramp is generated increasing the loop reference from 0V to the final value programmed by VID in
2048 clock periods as shown in figure 2.
Before soft start, the lower power MOS are turned ON after that VCCDR reaches 2V (independently by Vcc value)
to discharge the output capacitor and to protect the load from high side mosfet failures. Once soft start begins,
the reference is increased; when it reaches the bottom of the oscillator triangular waveform (1V typ) also the
upper MOS begins to switch and the output voltage starts to increase with closed loop regulation.. At the end of
the digital soft start, the Power Good comparator is enabled and the PGOOD signal is then driven high (See fig.
2). The Under Voltage comparator enabled when the reference voltage reaches 0.8V.
The Soft-Start will not take place, if both VCC and VCCDR pins are not above their own turn-on thresholds. Dur-
ing normal operation, if any under-voltage is detected on one of the two supplies the device shuts down.
Forcing the OSC/INH/FAULT pin to a voltage lower than 0.8V the device enter in INHIBIT mode: all the power
mosfets are turned off until this condition is removed. When this pin is freed, the OSC/INH/FAULT pin reaches
the band-gap voltage and the soft start begins.
Figure 2. Soft Start
V IN =VCCDR
V LGATEx
Turn ON threshold
2V
t
V OUT
t
PGOOD
t
2048 Clock Cycles
t
Timing Diagram
Acquisition:
CH1 = PGOOD; CH2 = VOUT; CH4 = LGATEx
9/33

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]