datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

MT8941B 查看數據表(PDF) - Zarlink Semiconductor Inc

零件编号
产品描述 (功能)
比赛名单
MT8941B
ZARLINK
Zarlink Semiconductor Inc ZARLINK
MT8941B Datasheet PDF : 27 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
MT8941B
Data Sheet
Figure 6 - The Jitter Transfer Function for PLL1
Figure 7 - The Jitter Transfer Function for PLL2
However, if DPLL #1 and DPLL #2 are daisy-chained as shown in Figures 9 and 10, the output clock tolerance of
DPLL #1 will be equal to that of the DPLL #2 oscillator when DPLL #2 is free-running. In this case, the oscillator
tolerance of DPLL #1 has no impact on its output clock tolerance. For this reason, it is recommended to use a
±32 ppm oscillator for DPLL #2 and a ±100 ppm oscillator for DPLL #1.
11
Zarlink Semiconductor Inc.

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]