datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

P4C165-15PI 查看數據表(PDF) - Semiconductor Corporation

零件编号
产品描述 (功能)
比赛名单
P4C165-15PI
PYRAMID
Semiconductor Corporation PYRAMID
P4C165-15PI Datasheet PDF : 9 Pages
1 2 3 4 5 6 7 8 9
P4C165
READ CYCLE NO. 1 (OE CONTROLLED)(5)
READ CYCLE NO. 2 (ADDRESS CONTROLLED)(5,6)
READ CYCLE NO. 3 (CE1, CE2 CONTROLLED)(5,7,10)
Notes:
5. WE is HIGH for READ cycle.
6. CE1 is LOW, CE2 is HIGH and OE is LOW for READ cycle.
7. ADDRESS must be valid prior to, or coincident with CE1 transition
LOW and CE2 transition HIGH.
8. Transition is measured ± 200 mV from steady state voltage prior to
change, with loading as specified in Figure 1. This parameter is
sampled and not 100% tested.
9. READ Cycle Time is measured from the last valid address to the first
transitioning address.
10. Transitions caused by a chip enable control have similar delays
irrespective of whether CE1 or CE2 causes them.
Document # SRAM117 Rev OR
4
Page 4 of 9

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]