datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

LC897194 查看數據表(PDF) - SANYO -> Panasonic

零件编号
产品描述 (功能)
比赛名单
LC897194 Datasheet PDF : 11 Pages
1 2 3 4 5 6 7 8 9 10
LC897194
3. Buffer RAM Pins
IO0 to IO15 (input/output)
Data bus for the buffer DRAM. Pull-up resistors are built in.
RA0 to RA9 (output)
Buffer RAM address pins.
ZRAS0, ZRAS1 (ZCS0, ZCS1) (output)
Buffer DRAM RAS output pins. Although ZRAS0 is used normally, in applications that use two 1M (64K × 16
bits) DRAMs, the ZRAS0 and ZRAS1 signals can be connected to each of DRAM RAS pins.
ZCAS0, ZCAS1 (output)
Buffer DRAM CAS output pins. Although ZCAS0 is used normally, in applications that use two-CAS DRAMs,
the ZCAS0 can be connected to the DRAM UCAS pin, and ZCAS1 to the DRAM LCAS pin.
ZOE (output)
The buffer DRAM read output pin.
ZUWE, ZLWE (output)
Buffer DRAM write output signals. Connect these pins to the corresponding pins on the DRAMs.
When two-CAS DRAMs are used, connect ZLWE to the write enable signal.
4. Subcode Interface Pins
WFCK, SCOR (input)
Subcode interface pins. By connecting these pins to the CD DSP, the subcode sync can be detected and the CD
main channel buffering can be started according to that sync. Subcode data buffering and ECC are not
performed.
5. CD DSP Data Pins
BCK, SDATA, LRCK, C2PO (input)
Connect these pins to the CD DSP to acquire the CD-ROM data.
C2PO is the C2 flag pin.
6. DVD ECC interface pins
DRESP (input)
DVD ECC data is latched on the falling edge of this signal.
HDB0 to HDB7 (input)
DVD ECC data input pins.
DREQ (output)
DVD ECC data request output.
7. Other Pins
ZRESET (input)
The LC897194 reset pin. The LSI is reset when a low level is applied.
Applications must hold this pin low for at least 1 µs when power is first applied.
XTALCK, XTAL
These pins drive an external crystal at either 16.9344 MHz or 33.8688 MHz.
An external clock frequency can also be input to the XTALCK pin.
MCK (output)
Outputs either the XTALCK frequency or that frequency divided by 2. This output can be stopped.
MCK2 (output)
Outputs either the XTALCK frequency or that frequency divided by 2 (with the opposite phase of the MCK pin)
or the XTALCK frequency divided by 512. This output can be stopped.
ZRSTIC (output)
This pin can be set to output a low level by either setting bit 7 in the microcontroller register R46 (ZSYSRES)
low (0), or setting the ZHRST pin (pin 103) low. This pin output is in the high-impedance state when both
ZSYSRES and ZHRST are high.
Since this pin has an open-drain circuit, an external pull-up resistor must be provided.
ZRSTCPU (output)
A low-going pulse of about 1 ms (when XTALCK = 34 MHz, or about 2 ms when XTALCK = 16 MHz) is
generated on this pin when an ATAPI soft reset command (08H) is received.
An interrupt is issued to the microcontroller at this time. If the ZRESET pin (pin 77) is functioning with active-
low logic, the ZRESET signal is output without change to ZRSTCPU.
Since this pin has an open-drain circuit, an external pull-up resistor must be provided.
No. 5572-10/11

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]