datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

WM9704M 查看數據表(PDF) - Wolfson Microelectronics plc

零件编号
产品描述 (功能)
生产厂家
WM9704M
Wolfson
Wolfson Microelectronics plc Wolfson
WM9704M Datasheet PDF : 37 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
Production Data
WM9704M
SLOT 12 : GPIO CONTROL
Data in this slot is applied to the GPIO pins, if they have been enabled via the control registers.
Note that only bits 11, 12 and 13 are supported, all others are ignored.
AC-LINK AUDIO INPUT FRAME (SDATA_IN)
SYNC
BIT_CLK
TAG PHASE
12.288MHz
81.4nS
DATA PHASE
20.8µS (48kHz)
SDATA_IN
CODEC
READY
SLOT(1)
SLOT(2)
SLOT(12) 0’ ’0’ ’019
0
END OF PREVIOUS
AUDIO FRAME
TIME SLOT VALIDBITS
(1= TIME SLOT CONTAINS
VALID PCM DATA)
SLOT (1)
19
0
SLOT (2)
19
0
SLOT (3)
19
0
SLOT (12)
Figure 11 AC-link Audio Input Frame
The audio input frame data streams correspond to the multiplexed bundles of all digital input data
targeting the AC97 controller. As is the case for audio output frame, each AC-link audio input frame
consists of 12, 20-bit time slots.
Slot 0 is a special reserved time slot containing 16-bits, which are used for AC-link protocol
infrastructure.
Within slot 0 the first bit is a global bit (SDATA_IN slot 0, bit 15) which flags whether the WM9704M
is in the Codec Readystate or not. If the Codec Readybit is a 0, this indicates that the WM9704M
is not ready for normal operation. This condition is normal following the desertion of power on reset
for example, while the WM9704Ms voltage references settle. When the AC-link Codec Ready
indicator bit is a 1, it indicates that the AC-link and the WM9704M control and status registers are in
a fully operational state. The AC97 controller must further probe the Powerdown Control/Status
Register to determine exactly which subsections, if any, are ready.
Prior to any attempts at putting the WM9704M into operation the AC97 controller should poll the first
bit in the audio input frame (SDATA_IN slot 0, bit 15) for an indication that the WM9704M has gone
Codec Ready.
Once the WM9704M is sampled Codec Readythen the next 12 bit positions sampled by the AC97
controller indicate which of the corresponding 12 time slots are assigned to input data streams, and
that they contain valid data. Figure 11 illustrates the time slot based AC-link protocol.
There are several subsections within the WM9704M that can independently go busy/ready. It is the
responsibility of the WM9704M controller to probe more deeply into the WM9704M register file to
determine which the WM9704M subsections are actually ready.
WOLFSON MICROELECTRONICS LTD
PD Rev 3.2 January 2001
21

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]