datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

WT6116 查看數據表(PDF) - Unspecified

零件编号
产品描述 (功能)
比赛名单
WT6116 Datasheet PDF : 39 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
WT6132/WT6124/WT6116
Data Sheet Rev. 1.01
System Reset
There are four reset sources of this controller. Fig.1 shows the block diagram of reset logic.

  



  
  


 !" 

#$%
$ &
# ' 
Fig. 1 Reset Signals
External Reset
A low level on the RESET pin will generate reset.
Illegal address Reset
When the address bus of CPU goes to illegal address, a reset pulse will be generated.
The illegal address is defined as $0040h~$007Fh, $0300h~$0FFEh and $1000h~$7FFFh.
Low VDD Voltage Reset
When VDD is below 3.9V, an internal reset signal is generated. The reset signal will last 2.048 ms after
the voltage is higher than 3.9V.
Watchdog Timer Reset
If a time-out happens when watchdog timer is enabled, a reset pulse is generated. Please refer
watchdog timer section for more information.
Weltrend Semiconductor, Inc.
Page 5

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]