TIMING DIAGRAMS
MA3864
Address
Q
1. E and G = VIL
TAVQV
TAXQX
Figure 9: Address Controlled Read Cycle
Address
_
E*
TAVAX
TAVQV
TELQX
TELQV
TELEH
TEHQZ
Q
1. G = VIL
2. Address valid prior to or coincident with E transition low
3. *See footnote to Figure 5
Figure 10: Chip Select Controlled Read Cycle
5