datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

AV9248-131 查看數據表(PDF) - Integrated Circuit Systems

零件编号
产品描述 (功能)
比赛名单
AV9248-131 Datasheet PDF : 16 Pages
First Prev 11 12 13 14 15 16
ICS9248 - 131
PCI_STOP# Timing Diagram
PCI_STOP# is an asynchronous input to the ICS9248-131. It is used to turn off the PCICLK clocks for low power operation.
PCI_STOP# is synchronized by the ICS9248-131 internally. The minimum that the PCICLK clocks are enabled (PCI_STOP#
high pulse) is at least 10 PCICLK clocks. PCICLK clocks are stopped in a low state and started with a full high pulse width
guaranteed. PCICLK clock on latency cycles are only one rising PCICLK clock off latency is one PCICLK clock.
Notes:
1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248 device.)
2. PCI_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized
inside the ICS9248 device.
3. All other clocks continue to run undisturbed.
4. CPU_STOP# is shown in a high (true) state.
14

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]