datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Intersil  >>> HCTS112D PDF

HCTS112D 数据手册 ( 数据表 ) - Intersil

HCTS112D image

零件编号
HCTS112D

Other PDF
  no available.

PDF
DOWNLOAD     

page
10 Pages

File Size
174 kB

生产厂家
Intersil
Intersil Intersil

Description
The Intersil HCTS112MS is a Radiation Hardened dual JK flip-flop with set and reset. The flip-flop changes states with the negative transition of the clock (CP1N or CP2N).
The HCTS112MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of radiation hardened, high-speed, CMOS/SOS Logic Family.
The HCTS112MS is supplied in a 16 lead Ceramic flatpack (K suffix) or a SBDIP Package (D suffix).


FEATUREs
• 3 Micron Radiation Hardened SOS CMOS
• Total Dose 200K RAD (Si)
• SEP Effective LET No Upsets: >100 MEV-cm2/mg
• Single Event Upset (SEU) Immunity < 2 x 10-9 Errors/Bit-Day (Typ)
• Dose Rate Survivability: >1 x 1012 RAD (Si)/s
• Dose Rate Upset >1010 RAD (Si)/s 20ns Pulse
• Cosmic Ray Upset Rate 2 x 10-9 Errors/Bit Day (Typ)
• Latch-Up Free Under Any Conditions
• Military Temperature Range: -55°C to +125°C
• Significant Power Reduction Compared to LSTTL ICs
• DC Operating Voltage Range: 4.5V to 5.5V
• LSTTL Input Compatibility
    - VIL = 0.8V Max
    - VIH = VCC/2 Min
• Input Current Levels Ii ≤ 5µA at VOL, VOH

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
视图
生产厂家
Radiation Hardened Dual JK Flip Flop
PDF
Intersil
Radiation Hardened Dual JK Flip Flop
PDF
Intersil
Radiation Hardened Dual JK Flip Flop
PDF
Intersil
Radiation Hardened Dual JK Flip-Flop
PDF
Intersil
Radiation Hardened Dual JK Flip Flop
PDF
Intersil
DUAL JK FLIP-FLOP
PDF
Unspecified
Dual JK flip-flop ( Rev : 2008 )
PDF
NXP Semiconductors.
DUAL JK FLIP - FLOP
PDF
Unspecified
Dual JK flip-flop
PDF
Philips Electronics
Dual JK Flip-Flop
PDF
Integral Corp.

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]