datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

CY7C1049BV33 查看數據表(PDF) - Cypress Semiconductor

零件编号
产品描述 (功能)
比赛名单
CY7C1049BV33
Cypress
Cypress Semiconductor Cypress
CY7C1049BV33 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
CY7C1049BV33
AC Switching Characteristics[4] Over the Operating Range
-12
-15
-17
Parameter
Description
Min.
Max.
Min.
Max.
Min.
Max. Unit
Read Cycle
tpower
VCC(typical) to the First Access[5]
tRC
Read Cycle Time
tAA
Address to Data Valid
tOHA
Data Hold from Address Change
tACE
CE LOW to Data Valid
tDOE
OE LOW to Data Valid
tLZOE
tHZOE
tLZCE
tHZCE
OE LOW to Low Z
OE HIGH to High Z[6, 7]
CE LOW to Low Z[7]
CE HIGH to High Z[6, 7]
tPU
CE LOW to Power-Up
tPD
CE HIGH to Power-Down
Write Cycle[8, 9]
1
1
1
µs
12
15
17
ns
12
15
17
ns
3
3
3
ns
12
15
17
ns
6
7
8
ns
0
0
0
ns
6
7
8
ns
3
3
3
ns
6
7
8
ns
0
0
0
ns
12
15
17
ns
tWC
Write Cycle Time
12
15
17
ns
tSCE
CE LOW to Write End
10
12
13
ns
tAW
Address Set-Up to Write End
10
12
13
ns
tHA
Address Hold from Write End
0
0
0
ns
tSA
Address Set-Up to Write Start
0
0
0
ns
tPWE
WE Pulse Width
10
12
13
ns
tSD
Data Set-Up to Write End
7
8
9
ns
tHD
tLZWE
tHZWE
Data Hold from Write End
WE HIGH to Low Z[7]
WE LOW to High Z[6, 7]
0
0
0
ns
3
3
3
ns
6
7
8
ns
Notes:
4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified
IOL/IOH and 30-pF load capacitance.
5. This part has a voltage regulator which steps down the voltage from 5V to 3.3V internally. T.power time has to be provided initially before a read/write operation
is started.
6. tHZOE, tHZCE, and tHZWE are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ± 500 mV from steady-state voltage.
7. At any given temperature and voltage condition, tHZCE is less than tLZCE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any given device.
8. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of
these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
9. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of tHZWE and tSD.
Document #: 38-05139 Rev. *A
Page 4 of 10

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]