datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

AS6C6264 查看數據表(PDF) - Alliance Semiconductor

零件编号
产品描述 (功能)
比赛名单
AS6C6264
ALSC
Alliance Semiconductor ALSC
AS6C6264 Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
®
8K X 8 BIT LOW POWER CMOS SRAM
WRITE CYCLE 1 (WE# Controlled) (1,2,3,5,6)
Address
CE#
CE2
WE#
Dout
Din
tWC
tAW
tCW
tAS
tWP
tWHZ
(4)
tWR
TOW
High-Z
(4)
tDW
tDH
Data Valid
WRITE CYCLE 2 (CE# and CE2 Controlled) (1,2,5,6)
Address
CE#
CE2
tWC
tAW
tAS
tCW
WE#
Dout
tWP
tWHZ
(4)
Din
tWR
High-Z
tDW
tDH
Data Valid
Notes :
1.WE#, CE# must be high or CE2 must be low during all address transitions.
2.A write occurs during the overlap of a low CE#, high CE2, low WE#.
3.During a WE#controlled write cycle with OE# low, tWP must be greater than tWHZ + tDW to allow the drivers to turn off and data to be
placed on the bus.
4.During this period, I/O pins are in the output state, and input signals must not be applied.
5.If the CE#low transition and CE2 high transition occurs simultaneously with or after WE# low transition, the outputs remain in a high
impedance state.
6.tOW and tWHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state.
Page 6 of 12

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]