datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

CY7C1339G(2004) 查看數據表(PDF) - Cypress Semiconductor

零件编号
产品描述 (功能)
比赛名单
CY7C1339G
(Rev.:2004)
Cypress
Cypress Semiconductor Cypress
CY7C1339G Datasheet PDF : 17 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Pin Configurations (continued)
1
A
VDDQ
B
NC
C
NC
D
DQC
E
DQC
F
VDDQ
G
DQC
H
DQC
J
VDDQ
K
DQD
L
DQD
M
VDDQ
N
DQD
P
DQD
R
NC
T
NC
U
VDDQ
PRELIMINARY
119-ball BGA
CY7C1339G (128K × 32)
2
3
4
5
A
A
ADSP
A
CE2
A
NC
DQC
DQC
DQC
DQC
VDD
DQD
DQD
DQD
DQD
A
A
VSS
VSS
VSS
BWc
VSS
NC
VSS
BWD
VSS
VSS
ADSC
VDD
NC
CE1
OE
ADV
GW
VDD
CLK
NC
BWE
A1
A
A
VSS
VSS
VSS
BWB
VSS
NC
VSS
BWA
VSS
VSS
NC
VSS
A0
VSS
A
MODE VDD
NC
NC
A
A
A
NC
NC
NC
NC
6
A
NC
A
NC
DQB
DQB
DQB
DQB
VDD
DQA
DQA
DQA
DQA
NC
A
NC
NC
CY7C1339G
7
VDDQ
NC
NC
DQB
DQB
VDDQ
DQB
DQB
VDDQ
DQA
DQA
VDDQ
DQA
DQA
NC
ZZ
VDDQ
Pin Definitions
Name
A0, A1, A
BWA,BWB
BWC,BWD
GW
BWE
CLK
CE1
CE2
CE3
OE
I/O
Input-
Synchronous
Input-
Synchronous
Description
Address Inputs used to select one of the 128K address locations. Sampled at the rising edge
of the CLK if ADSP or ADSC is active LOW, and CE1, CE2, and CE3 are sampled active. A1, A0
are fed to the two-bit counter..
Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM.
Sampled on the rising edge of CLK.
Input-
Synchronous
Input-
Synchronous
Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global
write is conducted (ALL bytes are written, regardless of the values on BW[A:D] and BWE).
Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be
asserted LOW to conduct a byte write.
Input-
Clock
Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the
burst counter when ADV is asserted LOW, during a burst operation.
Input-
Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with
Synchronous CE2 and CE3 to select/deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is sampled only
when a new external address is loaded.
Input-
Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with
Synchronous CE1 and CE3 to select/deselect the device.CE2 is sampled only when a new external address is
loaded.
Input-
Synchronous
Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with
CE1 and CE2 to select/deselect the device. CE3 is sampled only when a new external address is
loaded.Not connected for BGA. Where referenced, CE3 is assumed active throughout this
document for BGA.
Input-
Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When
Asynchronous LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as
input data pins. OE is masked during the first clock of a read cycle when emerging from a
deselected state.
Document #: 38-05520 Rev. *A
Page 3 of 17

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]