datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

AD7701 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
比赛名单
AD7701
ADI
Analog Devices ADI
AD7701 Datasheet PDF : 20 Pages
First Prev 11 12 13 14 15 16 17 18 19 20
Synchronous External Clock Mode (SEC)
The SEC mode (MODE pin grounded) is designed for direct
interface to the synchronous serial ports of industry-standard
microprocessors such as the COPS series, 68HC11, and 68HC05.
The SEC mode also allows customized interfaces, using I/O
port pins, to microprocessors that do not have a direct fit with
the AD7701’s other modes.
As shown in Figure 20, a falling edge on CS enables the serial
data output with the MSB initially valid. Subsequent data bits
change on the falling edge of an externally supplied SCLK.
After the LSB has been transmitted, DRDY goes high and
AD7701
SDATA goes three-state. If CS is low and the AD7701 is still
transmitting data when a new data-word becomes available, the
old data-word continues to be transmitted and the new data is lost.
If CS is taken high at any time during data transmission, SDATA
and SCLK will go three-state immediately. If CS returns low,
the AD7701 will continue transmission with the same data bit.
If transmission has not been initiated and completed by the time
the next data-word becomes available, and if CS is high, DRDY
will return high for four clock cycles, then fall as the new word
is loaded into the output register.
CLKIN (I)
DRDY (O)
72 CLKIN
CYCLES
CS (I)
HI-Z
SDATA (O)
HI-Z
SCLK (O)
DB15 (MSB) DB14
DB2
DB1
HI-Z
DB0 (LSB)
HI-Z
Figure 19. SSC Mode Showing Data Timing Relative to SCLK
DRDY (O)
CS (I)
SCLK (I)
SDATA (O)
HI-Z
DB15
(MSB)
DB14
DB13
DB1
DB0
(LSB)
HI-Z
Figure 20. Timing Diagram for the SEC Mode
REV. E
–15–

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]