datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

UT61L5128MC-10(2002) 查看數據表(PDF) - Utron Technology Inc

零件编号
产品描述 (功能)
比赛名单
UT61L5128MC-10
(Rev.:2002)
Utron
Utron Technology Inc Utron
UT61L5128MC-10 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
UTRON
Preliminary Rev. 1.1
UT61L5128
512K X 8 BIT HIGH SPEED CMOS SRAM
TIMING WAVEFORMS
READ CYCLE 1 (Address Controlled) (1,2,4)
tRC
Address
tAA
tOH
tOH
Dout
Data Valid
READ CYCLE 2 ( CE , and OE Controlled) (1,3,5,6)
Address
CE
OE
Dout
HIGH-Z
t RC
t AA
t ACE
t CLZ
t OLZ
t OE
t CHZ
t OHZ
t OH
Data Valid
HIGH-Z
Notes :
1. WE is HIGH for a read cycle.
2. Device is continuously selected CE =VIL .
3. Address must be valid prior to or coincident with CE transition; otherwise tAA is the limiting parameter.
4. OE is low.
5. tCLZ, tOLZ, tCHZ and tOHZ are specified with CL=5pF. Transition is measured ±500mV from steady state.
6. At any given temperature and voltage condition, tCHZ is less than tCLZ, tOHZ is less than tOLZ.
UTRON TECHNOLOGY INC.
1F, No. 11, R&D Rd. II, Science-Based Industrial Park, Hsinchu, Taiwan, R. O. C.
TEL: 886-3-5777882 FAX: 886-3-5777919
5
P80061

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]