datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Alliance Semiconductor  >>> AS4LC256K16E0-35JC PDF

AS4LC256K16E0-35JC 数据手册 ( 数据表 ) - Alliance Semiconductor

AS4LC256K16E0 image

零件编号
AS4LC256K16E0-35JC

Other PDF
  no available.

PDF
DOWNLOAD     

page
25 Pages

File Size
515.5 kB

生产厂家
Alliance
Alliance Semiconductor Alliance

Functional description
The AS4LC256K16EO is a high-performance 4 megabit CMOS Dynamic Random Access Memory (DRAM) organized as 262,144 words by 16 bits. The AS4LC256K16EO is fabricated with advanced CMOS technology and designed with innovative design techniques resulting in high speed, extremely low power and wide operating margins at component and system levels.


FEATUREs
• Organization: 262,144 words × 16 bits
• High speed
    - 45/60 ns RAS access time
    - 10/12/15/20 ns column address access time
    - 7/10/10 ns CAS access time
• Low power consumption
    - Active: 280 mW max (AS4LC256K16EO-35)
    - Standby: 2.8 mW max, CMOS I/O (AS4LC256K16EO-35)
• EDO page mode
• 5V I/O tolerant
• 512 refresh cycles, 8 ms refresh interval
    - RAS-only or CAS-before-RAS refresh or self refresh
• Read-modify-write
• LVTTL-compatible, three-state I/O
• JEDEC standard packages
    - 400 mil, 40-pin SOJ
    - 400 mil, 40/44-pin TSOP II
• 3.3V power supply
• Latch-up current > 200 mA

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
3.3V 256K X 16 CMOS DRAM (EDO)
Alliance Semiconductor
256K X 16 BIT EDO DRAM
Utron Technology Inc
256K WORD X 16 BIT EDO DRAM
Utron Technology Inc
256k × 16-Bit EDO-DRAM
Siemens AG
5V 256K×16 CMOS DRAM (EDO)
Alliance Semiconductor
5V 256K×16 CMOS DRAM (EDO)
Alliance Semiconductor
4 MEG x 16 EDO DRAM
Unspecified
4 MEG x 16 EDO DRAM ( Rev : 2001 )
Micron Technology
4 MEG x 16 EDO DRAM
Micron Technology
32k x 16 Embedded EDO DRAM
G-Link Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]