datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Intersil  >>> CD4021 PDF

CD4021 数据手册 ( 数据表 ) - Intersil

CD4014BMS image

零件编号
CD4021

Other PDF
  no available.

PDF
DOWNLOAD     

page
9 Pages

File Size
92.6 kB

生产厂家
Intersil
Intersil Intersil

Description
CD4014BMS -Synchronous Parallel or Serial Input/Serial Output CD4021BMS -Asynchronous Parallel Input or Synchronous Serial Input/Serial Output CD4014BMS and CD4021BMS series types are 8-stage parallel- or serial-input/serial output registers having common CLOCK and PARALLEL/SERIAL CONTROL inputs, a single SERIAL data input, and individual parallel “JAM” inputs to each register stage. Each register stage is a D-type, master-slave flip-flop. In addition to an output from stage 8, “Q” outputs are also available from stages 6 and 7. Parallel as well as serial entry is made into the register synchronously with the positive clock line transition in the CD4014BMS. In the CD4021BMS serial entry is synchronous with the clock but parallel entry is asynchronous. In both types, entry is controlled by the PARALLEL/SERIAL CONTROL
input. When the PARALLEL/SERIAL CONTROL input is low, data is serially shifted into the 8-stage register synchronously with the positive transition of the clock line. When the PARALLEL/
SERIAL CONTROL input is high, data is jammed into the 8-stage register via the parallel input lines and synchronous with the positive transition of the clock line. In the CD4021BMS, the CLOCK input of the internal stage is “forced” when asynchronous parallel entry is made. Register expansion using multiple packages is permitted. The CD4014BMS and CD4021BMS are supplied in these 16 lead outline packages:


FEATUREs
• High Voltage Types (20V Rating)
• Medium Speed Operation 12MHz (Typ.) Clock Rate at VDD-VSS = 10V
• Fully Static Operation
• 8 Master-Slave Flip-Flops Plus Output Buffering and Control Gating
• 100% Tested for Quiescent Current at 20V
• Maximum Input Current of 1µA at 18V Over Full Pack age Temperature Range; 100nA at 18V and +25oC
• Noise Margin (Full Package Temperature Range)
• 1V at VDD = 5V
• 2V at VDD = 10V
• 2.5V at VDD = 15V
• Standardized Symmetrical Output Characteristics
• 5V, 10V and 15V Parametric Ratings
• Meets All Requirements of JEDEC Tentative Standard No. 13B, “Standard Specifications for Description of `B' Series CMOS Devices

Applications:
• Parallel Input/Serial Output Data Queueing
• Parallel to Serial Data Conversion
• General Purpose Register

Page Link's: 1  2  3  4  5  6  7  8  9 

零件编号
产品描述 (功能)
PDF
生产厂家
CMOS 8-STAGE STATIC SHIFT REGISTERS
Unisonic Technologies
8-STAGE STATIC SHIFT REGISTERS
STMicroelectronics
8-Stage Static Shift Register
Fairchild Semiconductor
8-Stage Static Shift Register
Fairchild Semiconductor
8-Stage Static Shift Register
Fairchild Semiconductor
CMOS 64-Stage Static Shift Register
Intersil
1024-Bit Static Shift Registers
Advanced Micro Devices
CMOS Dual 64-Stage Static Shift Register
Intersil
64-STAGE STATIC SHIFT REGISTER
STMicroelectronics
64-STAGE STATIC SHIFT REGISTER
STMicroelectronics

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]