datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Cypress Semiconductor  >>> CY7C1314KV18-250BZXC PDF

CY7C1314KV18-250BZXC 数据手册 ( 数据表 ) - Cypress Semiconductor

CY7C1310KV18 image

零件编号
CY7C1314KV18-250BZXC

Other PDF
  no available.

PDF
DOWNLOAD     

page
32 Pages

File Size
574 kB

生产厂家
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1312KV18, CY7C1314KV18, and CY7C1910KV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to ‘turnaround’ the data bus that exists with common I/O devices.


FEATUREs
■ Separate independent read and write data ports
   ❐ Supports concurrent transactions
■ 333 MHz clock for high bandwidth
■ Two-word burst on all accesses
■ Double-data rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz
■ Two input clocks (K and K) for precise DDR timing
   ❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR® II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I device with one cycle read latency when DOFF is asserted LOW
■ Available in ×8, ×9, ×18, and ×36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD
   ❐ Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ PLL for accurate data placement

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
18-Mbit DDR II SRAM Two-Word Burst Architecture
Cypress Semiconductor
144-Mbit QDR® II SRAM Two-Word Burst Architecture
Cypress Semiconductor
36-Mbit QDR® II SRAM Two-Word Burst Architecture ( Rev : 2012 )
Cypress Semiconductor
36-Mbit QDR® II SRAM Two-Word Burst Architecture
Cypress Semiconductor
18-Mbit QDR® II SRAM Four-Word Burst Architecture
Cypress Semiconductor
18-Mbit QDR® II SRAM Four-Word Burst Architecture ( Rev : 2014 )
Cypress Semiconductor
18-Mbit QDR® II SRAM 4-Word Burst Architecture
Cypress Semiconductor
18-Mbit QDR® II SRAM Four-Word Burst Architecture ( Rev : 2011 )
Cypress Semiconductor
144-Mbit DDR II SRAM Two-Word Burst Architecture
Cypress Semiconductor
18-Mb DDR-II SRAM Two-word Burst Architecture
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]