datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Cypress Semiconductor  >>> CY7C1318CV18-267BZC PDF

CY7C1318CV18-267BZC 数据手册 ( 数据表 ) - Cypress Semiconductor

CY7C1316CV18 image

零件编号
CY7C1318CV18-267BZC

Other PDF
  no available.

PDF
DOWNLOAD     

page
29 Pages

File Size
419.2 kB

生产厂家
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1316CV18, CY7C1916CV18, CY7C1318CV18, and CY7C1320CV18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II architecture. The DDR-II consists of an SRAM core with advanced synchronous peripheral circuitry and a one-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock.


FEATUREs
■18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
■267 MHz clock for high bandwidth
■2-word burst for reducing address bus frequency
■Double Data Rate (DDR) interfaces (data transferred at 534 MHz) at 267 MHz
■Synchronous internally self-timed writes
■DDR-II operates with 1.5 cycle read latency when the DLL is enabled
■Operates similar to a DDR-I device with 1 cycle read latency in DLL off mode
■1.8V core power supply with HSTL inputs and outputs
■Variable drive HSTL output buffers
■Expanded HSTL output voltage (1.4V–VDD)
■Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■Offered in both Pb-free and non Pb-free packages
■JTAG 1149.1 compatible test access port
■Delay Lock Loop (DLL) for accurate data placement

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2011 )
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2004 )
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
Cypress Semiconductor
18-Mbit DDR II SRAM Two-Word Burst Architecture
Cypress Semiconductor
36-Mbit DDR II SIO SRAM 2-Word Burst Architecture
Cypress Semiconductor
144-Mbit DDR II SRAM Two-Word Burst Architecture
Cypress Semiconductor
18-Mb DDR-II SRAM Two-word Burst Architecture
Cypress Semiconductor
36-Mbit DDR II SRAM Two-Word Burst Architecture ( Rev : 2012 )
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]