datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Cypress Semiconductor  >>> CY7C1440AV33 PDF

CY7C1440AV33 数据手册 ( 数据表 ) - Cypress Semiconductor

CY7C1440AV33 image

零件编号
CY7C1440AV33

Other PDF
  2005   2012  

PDF
DOWNLOAD     

page
31 Pages

File Size
548.6 kB

生产厂家
Cypress
Cypress Semiconductor Cypress

Functional Description[1]
The CY7C1440AV33/CY7C1442AV33/CY7C1446AV33 SRAM integrates 1M x 36/2M x 18 and 512K x 72 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWX and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.


FEATUREs
• Supports bus operation up to 250 MHz
• Available speed grades are 250, 200 and 167 MHz
• Registered inputs and outputs for pipelined operation
• 3.3V core power supply
• 2.5V/3.3V I/O power supply
• Fast clock-to-output times
   — 2.6 ns (for 250-MHz device)
• Provide high-performance 3-1-1-1 access rate
• User-selectable burst counter supporting Intel®
   Pentium® interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Single Cycle Chip Deselect
• CY7C1440AV33, CY7C1442AV33 available in lead-free
   100-pin TQFP package, lead-free and non-lead-free
   165-ball FBGA package. CY7C1446AV33 available in
   lead-free and non-lead-free 209-ball FBGA package
• Also available in lead-free packages
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• “ZZ” Sleep Mode Option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM ( Rev : 2007 )
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM ( Rev : 2004 )
Cypress Semiconductor
72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Pipelined SRAM ( Rev : 2004 )
Cypress Semiconductor
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL™ Architecture ( Rev : 2004 )
Cypress Semiconductor
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]