datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Elpida Memory, Inc  >>> EBE10RD4AJFA-5C-E PDF

EBE10RD4AJFA-5C-E 数据手册 ( 数据表 ) - Elpida Memory, Inc

EBE10RD4AJFA image

零件编号
EBE10RD4AJFA-5C-E

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
30 Pages

File Size
214.8 kB

生产厂家
Elpida
Elpida Memory, Inc Elpida

Features
• Double-data-rate architecture; two data transfers per clock cycle
• The high-speed data transfer is realized by the 4 bits prefetch pipelined architecture
• Bi-directional differential data strobe (DQS and /DQS) is transmitted/received with data for capturing data at the receiver
• DQS is edge-aligned with data for READs; centeraligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data referenced to both edges of DQS
• Posted /CAS by programmable additive latency for better command and data bus efficiency
• Off-Chip-Driver Impedance Adjustment and On-Die-Termination for better signal quality
• /DQS can be disabled for single-ended Data Strobe operation
• 1 piece of PLL clock driver, 2 pieces of register driver and 1 piece of serial EEPROM (2K bits EEPROM) for Presence Detect (PD)

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Registered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Elpida Memory, Inc
1GB Unbuffered DDR2 SDRAM DIMM
Elpida Memory, Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]