datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Elpida Memory, Inc  >>> EDS2508APSA-75 PDF

EDS2508APSA-75 数据手册 ( 数据表 ) - Elpida Memory, Inc

EDS2508APSA-75 image

零件编号
EDS2508APSA-75

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
51 Pages

File Size
534.1 kB

生产厂家
Elpida
Elpida Memory, Inc Elpida

Description
The EDS2508AP is a 256M bits SDRAM organized as 8,388,608 words × 8 bits × 4 banks. The EDS2516AP is a 256M bits SDRAM organized as 4194304 words × 16 bits × 4 banks. All inputs and outputs are referred to the rising edge of the clock input. It is packaged in standard 60-ball µBGA®.


FEATUREs
• 3.3V power supply
• Clock frequency: 133MHz (max.)
• LVTTL interface
• Single pulsed /RAS
• 4 banks can operate simultaneously and independently
• Burst read/write operation and burst read/single write operation capability
• Programmable burst length (BL): 1, 2, 4, 8, full page
• 2 variations of burst sequence
    - Sequential (BL = 1, 2, 4, 8)
    - Interleave (BL = 1, 2, 4, 8)
• Programmable /CAS latency (CL): 2, 3
• Byte control by DQM
    : DQM (EDS2508AP)
    : UDQM, LDQM (EDS2516AP)
• Refresh cycles: 8192 refresh cycles/64ms
• 2 variations of refresh
    - Auto refresh
    - Self refresh

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
256M bits SDRAM
Elpida Memory, Inc
256M bits SDRAM
Elpida Memory, Inc
256M bits SDRAM WTR (Wide Temperature Range)
Elpida Memory, Inc
256M bits SDRAM WTR (Wide Temperature Range)
Elpida Memory, Inc
128M bits SDRAM
Elpida Memory, Inc
128M bits SDRAM
Elpida Memory, Inc
128M bits SDRAM
Elpida Memory, Inc
1G bits DDR2 SDRAM
Elpida Memory, Inc
1G bits DDR2 SDRAM
Elpida Memory, Inc
256M SSTL_2 interface DDR SDRAM
Elpida Memory, Inc

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]