datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  SK HYNIX  >>> H5DU2562GFR-XXJ PDF

H5DU2562GFR-XXJ 数据手册 ( 数据表 ) - SK HYNIX

H5DU2562GFR image

零件编号
H5DU2562GFR-XXJ

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
29 Pages

File Size
345.1 kB

生产厂家
Skhynix
SK HYNIX Skhynix

DESCRIPTION
The H5DU2562GFR is a 268,435,456-bit CMOS Double Data Rate(DDR) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth.
This Hynix 256Mb DDR SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the /CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are inter nally pipelined and 2-bit prefetched to achieve very high bandwidth. All input and output voltage levels are compatible with SSTL_2.


FEATURES
• VDD, VDDQ = 2.5V +/- 0.2V
• All inputs and outputs are compatible with SSTL_2
   interface
• Fully differential clock inputs (CK, /CK) operation
• Double data rate interface
• Source synchronous - data transaction aligned to
   bidirectional data strobe (DQS)
• x16 device has two bytewide data strobes (UDQS,
   LDQS) per each x8 I/O
• Data outputs on DQS edges when read (edged DQ)
   Data inputs on DQS centers when write (centered
   DQ)
• On chip DLL align DQ and DQS transition with CK
   transition
• DM mask write data-in at the both rising and falling
   edges of the data strobe
• All addresses and control inputs except data, data
   strobes and data masks latched on the rising edges
   of the clock
• Programmable CAS latency 2/2.5 (DDR200, 266,
   333), 3 (DDR400) and 4 (DDR500) supported
• Programmable burst length 2/4/8 with both sequential and interleave mode
• Internal four bank operations with single pulsed
   /RAS
• Commercial Temperature (0~70oC)
• Industrial Temperature (-40~85oC)
• Auto refresh and self refresh supported
• tRAS lock out function supported
• 8192 refresh cycles/64ms
• 60 Ball FBGA Package Type
• This product is in compliance with the directive pertaining of RoHS.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
256Mb DDR SDRAM
Hynix Semiconductor
256Mb DDR SDRAM
Hynix Semiconductor
256MB DDR SDRAM S.O.DIMM
Elpida Memory, Inc
256MB DDR SDRAM MODULE
Samsung
256MB DDR SDRAM MODULE
Samsung
256MB DDR SDRAM MODULE
Samsung
256MB – 2x16Mx72 DDR SDRAM UNBUFFERED
White Electronic Designs Corporation
256MB – 32Mx72 DDR SDRAM UNBUFFERED
White Electronic Designs Corporation
8Mx32, 16Mx16, 32Mx8  256Mb DDR SDRAM
Integrated Silicon Solution
256Mb F-die DDR SDRAM Specification
Samsung

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]