datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Integrated Silicon Solution  >>> IS43R16160A PDF

IS43R16160A 数据手册 ( 数据表 ) - Integrated Silicon Solution

IS43R16160A image

零件编号
IS43R16160A

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
56 Pages

File Size
751.5 kB

生产厂家
ISSI
Integrated Silicon Solution ISSI

DEVICE OVERVIEW
ISSI’s 256-Mbit DDR SDRAM achieves high-speed data transfer using pipeline architecture and two data word accesses per clock cycle. The 268,435,456-bit memory array is internally organized as four banks of 64M-bit to allow concurrent operations. The pipeline allows Read and Write burst accesses to be virtually continuous, with the option to concatenate or truncate the bursts. 


FEATURES
• Clock Frequency: 200, 166 MHz
• Power supply (VDD and VDDQ)
   DDR 333: 2.5V + 0.2V
   DDR 400: 2.6V + 0.1V
• SSTL 2 interface
• Four internal banks to hide row Pre-charge
   and Active operations
• Commands and addresses register on positive
   clock edges (CK)
• Bi-directional Data Strobe signal for data capture
• Differential clock inputs (CK and CK) for
   two data accesses per clock cycle
• Data Mask feature for Writes supported
• DLL aligns data I/O and Data Strobe transitions
   with clock inputs
• Half-strength and Full-strength drive strength
   options
• Programmable burst length for Read and Write
   operations
• Programmable CAS Latency (2, 2.5, or 3
   clocks)
• Programmable burst sequence: sequential or
   interleaved
• Burst concatenation and truncation supported
   for maximum data throughput
• Auto Pre-charge option for each Read or Write
   burst
• 8192 refresh cycles every 64ms
• Auto Refresh and Self Refresh Modes
• Pre-charge Power Down and Active Power
   Down Modes
• Lead-free available


Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]