datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  LOGIC Devices Incorporated  >>> LPR520JC22 PDF

LPR520JC22 数据手册 ( 数据表 ) - LOGIC Devices Incorporated

LPR520JC22 image

零件编号
LPR520JC22

Other PDF
  no available.

PDF
DOWNLOAD     

page
5 Pages

File Size
120.4 kB

生产厂家
LODEV
LOGIC Devices Incorporated LODEV

DESCRIPTION
The LPR520 is functionally compatible with the L29C520 but have 16-bit inputs and outputs. The LPR520 is implemented in low power CMOS.
The LPR520 contains four registers which can be configured as two independent, 2-level pipelines or as one 4-level pipeline.


FEATURES
❑ Four 16-bit Registers
❑ Implements Double 2-Stage Pipeline or Single 4-Stage Pipeline Register
❑ Hold, Shift, and Load Instructions
❑ Separate Data In and Data Out Pins
❑ High-Speed, Low Power CMOS Technology
❑ Three-State Outputs
❑ 44-pin PLCC, J-Lead

Page Link's: 1  2  3  4  5 

零件编号
产品描述 (功能)
PDF
生产厂家
4 x 16-bit Multilevel Pipeline Register
LOGIC Devices
4 x 8-bit Multilevel Pipeline Register
LOGIC Devices Incorporated
4 x 8-bit Multilevel Pipeline Register
LOGIC Devices
MULTILEVEL PIPELINE REGISTER
Integrated Device Technology
MULTILEVEL PIPELINE REGISTERS
Integrated Device Technology
Multilevel Pipeline Registers
Intersil
MULTILEVEL PIPELINE REGISTERS
Integrated Device Technology
Fast CMOS Multilevel Pipeline Registers
Pericom Semiconductor
16 x 4 Bit Register File (RAM)
ON Semiconductor
4-bit x 16-word FIFO register ( Rev : 2016 )
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]