datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Freescale Semiconductor  >>> MPC5510 PDF

MPC5510 数据手册 ( 数据表 ) - Freescale Semiconductor

MPC5510 image

零件编号
MPC5510

Other PDF
  2008  

PDF
DOWNLOAD     

page
54 Pages

File Size
364.3 kB

生产厂家
Freescale
Freescale Semiconductor Freescale

MPC5510 Family Features
• Single issue, 32-bit CPU core complex (e200z1)
   – Compliant with the Power Architecture™ embedded category
   – Includes an instruction set enhancement allowing variable length encoding (VLE) for code size footprint reduction. With the optional encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction.
• Up to 1.5-Mbyte on-chip flash with flash control unit (FCU)
• Up to 80 Kbytes on-chip SRAM
• Memory protection unit (MPU) with up to sixteen region descriptors and 32-byte region granularity
• Interrupt controller (INTC) capable of handling selectable-priority interrupt sources
• Frequency modulated Phase-locked loop (FMPLL)
• Crossbar switch architecture for concurrent access to peripherals, flash, or RAM from multiple bus masters
• 16-channel enhanced direct memory access controller (eDMA)
• Boot assist module (BAM) supports internal flash programming via a serial link (CAN or SCI)
• Timer supports input/output channels providing a range of 16-bit input capture, output compare, and pulse width modulation functions (eMIOS200)
• Up to 40-channel 12-bit analog-to-digital converter (ADC)
• Up to four serial peripheral interface (DSPI) modules
• Media Local Bus (MLB) emulation logic (works with two DSPIs, the e200z0, the eDMA, and system RAM to create a 3-pin or 5-pin 256Fs MLB protocol)
• Up to eight serial communication interface (eSCI) modules
• Up to six enhanced full CAN (FlexCAN) modules with configurable buffers
• One inter IC communication interface (I2C) module
• Up to 144 configurable general purpose pins supporting input and output operations and 3.0V through 5.5V supply levels
• Real-time counter (RTC_API) with clock source from external 32-kHz crystal oscillator, internal 32-kHz or 16-MHz oscillator and supporting wake-up with selectable 1-second resolution and > 1-hour timeout, or 1-millisecond resolution with maximum timeout of one second
• Up to eight periodic interrupt timers (PIT) with 32-bit counter resolution
• Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class Two Plus standard
• Device/board test support per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1)
• On-chip voltage regulator (VREG) for regulation of 5V input to 1.5V and 3.3V internal supply levels
• Optional e200z0, second Power Architecture based I/O processor with VLE instruction set
• Optional FlexRAY controller
• Optional external bus interface (EBI) module

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
MPC5510 Microcontroller Family Data Sheet
NXP Semiconductors.
MachXO Family Data Sheet
Lattice Semiconductor
MPC5533 Microcontroller Data Sheet
Freescale Semiconductor
MPC5607B Microcontroller Data Sheet
Freescale Semiconductor
MPC5607B Microcontroller Data Sheet ( Rev : 2010 )
Freescale Semiconductor
MPC5607B Microcontroller Data Sheet
Freescale Semiconductor
LatticeECP/EC Family Data Sheet
Lattice Semiconductor
LatticeECP3 Family Data Sheet Introduction
Lattice Semiconductor
K60 Sub-Family Data Sheet
Freescale Semiconductor
K53 Sub-Family Data Sheet
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]