datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Micron Technology  >>> MT48LC128M4A2 PDF

MT48LC128M4A2(2002) 数据手册 ( 数据表 ) - Micron Technology

MT48LC128M4A2 image

零件编号
MT48LC128M4A2

产品描述 (功能)

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
55 Pages

File Size
1.5 MB

生产厂家
Micron
Micron Technology Micron

GENERAL DESCRIPTION
The 512Mb SDRAM is a high-speed CMOS, dynamic random-access memory containing 536,870,912 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Each of the x4’s 134,217,728-bit banks is organized as 8,192 rows by 4,096 columns by 4 bits. Each of the x8’s 134,217,728-bit banks is organized as 8,192 rows by 2,048 columns by 8 bits. Each of the x16’s 134,217,728-bit banks is organized as 8,192 rows by 1,024 columns by 16 bits.


FEATURES
• PC100- and PC133-compliant
• Fully synchronous; all signals registered on positive edge of system clock
• Internal pipelined operation; column address can be changed every clock cycle
• Internal banks for hiding row access/precharge
• Programmable burst lengths: 1, 2, 4, 8, or full page
• Auto Precharge, includes CONCURRENT AUTO PRECHARGE, and Auto Refresh Modes
• Self Refresh Mode
• 64ms, 8,192-cycle refresh
• LVTTL-compatible inputs and outputs
• Single +3.3V ±0.3V power supply

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM ( Rev : V2 )
Micron Technology
SYNCHRONOUS DRAM
Micron Technology
SYNCHRONOUS DRAM
Micron Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]