datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Micron Technology  >>> MT4C4M4B1DJ-6 PDF

MT4C4M4B1DJ-6 数据手册 ( 数据表 ) - Micron Technology

MT4C4M4A1 image

零件编号
MT4C4M4B1DJ-6

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
20 Pages

File Size
229.4 kB

生产厂家
Micron
Micron Technology Micron

GENERAL DESCRIPTION
The 4 Meg x 4 DRAM is a randomly accessed, solidstate memory containing 16,777,216 bits organized in a x4 configuration. RAS# is used to latch the row address (first 11 bits for 2K and first 12 bits for 4K). Once the page has been opened by RAS#, CAS# is used to latch the column address (the latter 11 bits for 2K and the latter 10 bits for 4K; address pins A10 and A11 are “Don’t Care”).


FEATURES
• Industry-standard x4 pinout, timing, functions, and packages
• High-performance, low-power CMOS silicon-gate process
• Single power supply (+3.3V ±0.3V or +5V ±0.5V)
• All inputs, outputs and clocks are TTL-compatible
• Refresh modes: RAS#-ONLY, HIDDEN and CAS#- BEFORE-RAS# (CBR)
• Optional self refresh (S) for low-power data retention
• 11 row, 11 column addresses (2K refresh) or 12 row, 10 column addresses (4K refresh)
• FAST-PAGE-MODE (FPM) access
• 5V tolerant inputs and I/Os on 3.3V devices

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
4 MEG x 16 FPM DRAM
Micron Technology
16 MEG x 4 FPM DRAM
Micron Technology
4 MEG x 4 DRAM
Micron Technology
4 MEG x 4 EDO DRAM
Micron Technology
1 MEG x 16 FPM DRAM
Micron Technology
1 MEG x 4 DRAM
Micron Technology
4 MEG x 16 EDO DRAM
Unspecified
4 MEG x 16 EDO DRAM ( Rev : 2001 )
Micron Technology
16 MEG x 4 EDO DRAM
Micron Technology
4 MEG x 16 EDO DRAM
Micron Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]