datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  PhaseLink Corporation  >>> P130-68 PDF

P130-68 数据手册 ( 数据表 ) - PhaseLink Corporation

P130-68 image

零件编号
P130-68

Other PDF
  no available.

PDF
DOWNLOAD     

page
5 Pages

File Size
209.3 kB

生产厂家
PLL
PhaseLink Corporation PLL

DESCRIPTION
The PLL130-68 and PLL130-69 are low cost, high performance, high speed, translator buffers that reproduce any input frequency from DC to 1.0GHz. They provide a pair of differential out puts (PECL for PLL130-68 or LVDS for PLL130-69). Thanks to an internal AC coupling of the reference input (REFIN), any input signal with at least 100mV swing can be used as reference signal, regardless of its DC value. These chips are ideal for conversion from clipped sine wave, TTL, CMOS, or differential signal to LVDS or
PECL.

FEATURES
Differential PECL (PLL130-68) or LVDS(PLL130-69) output.
Accepts any single-ended REFIN input (with as low as 100mV swing).
Internal AC coupling of REFIN
Input range from 1.0MHz to 1.0 GHz.
No Vref required.
No external current source required.
2.5 to 3.3V operation.
Available in 3x3mm QFN.

Page Link's: 1  2  3  4  5 

零件编号
产品描述 (功能)
PDF
生产厂家
High Speed Translator Buffers: Single ended to PECL or LVDS
Abracon Corporation
PECL / LVPECL to LVDS Translator
Semtech Corporation
High Speed Translator Buffer to LVDS
Micrel
High Speed Translator Buffer to PECL
PhaseLink Corporation
High Speed Translator Buffer to LVDS
PhaseLink Corporation
QUINT LVPECL-TO-PECL OR PECL-TO-LVPECL TRANSLATOR ( Rev : 1999 )
Micrel
TRIPLE LVPECL-TO-PECL OR PECL-TO-LVPECL TRANSLATOR ( Rev : 1999 )
Micrel
TRIPLE LVPECL-TO-PECL OR PECL-TO-LVPECL TRANSLATOR
Micrel
QUINT LVPECL-TO-PECL OR PECL-TO-LVPECL TRANSLATOR
Micrel
High Speed Translator Buffer to PECL (Enable Low)
PhaseLink Corporation

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]