datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Pericom Semiconductor  >>> PI6C9930H PDF

PI6C9930H 数据手册 ( 数据表 ) - Pericom Semiconductor

PI6C9930H image

零件编号
PI6C9930H

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
5 Pages

File Size
296.5 kB

生产厂家
Pericom-Semiconductor
Pericom Semiconductor Pericom-Semiconductor

Product Description
The PI6C9930 Clock Buffer offers zero-delay, low-skew system clock distribution. These multiple output clock drivers optimize the timing of high-performance computer systems. Each of eight individual drivers can drive series-terminated transmission lines with impedances as low as 50Ω while delivering minimal output skews and full-swing logic levels.


FEATUREs
• Near zero input to output delay
• Seven copies of the REF/2 or Six copies of REF plus one REF × 2
• 25 – 100 MHz output
• 50% duty cycle
• Low skew
• Low jitter (<250ps cycle-to-cycle)
• Low noise balanced drive outputs
• VCC = 3.3V –0.3V, TA = 0° to 70°
• 24-pin 209 mil wide SSOP (H)
• 24-pin 150 mil wide QSOP (Q)
• 24-pin 300 mil wide SOIC (S)


APPLICATIONs
• PCI 66 MHz or 33 MHz systems

Page Link's: 1  2  3  4  5 

零件编号
产品描述 (功能)
PDF
生产厂家
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2007 )
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2012 )
Integrated Device Technology
3.3V ZERO DELAY CLOCK BUFFER ( Rev : 2012 )
Integrated Device Technology
3.3V Zero Delay Buffer ( Rev : 2008 )
Cypress Semiconductor
3.3V Zero Delay Buffer
Pericom Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]