datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  PhaseLink Corporation  >>> PLL103-04 PDF

PLL103-04 数据手册 ( 数据表 ) - PhaseLink Corporation

PLL103-04 image

零件编号
PLL103-04

Other PDF
  no available.

PDF
DOWNLOAD     

page
4 Pages

File Size
109.3 kB

生产厂家
PLL
PhaseLink Corporation PLL

DESCRIPTIONS
The PLL103-04 is a 1-to-4 Clock Distribution Buffer, reproducing the reference input frequency (FIN) at 4 different outputs. It is designed to minimize skew between outputs and provides TTL and CMOS compatible output levels. An output enable selector is available to tri-state all outputs.


FEATURES
• 4 outputs identical to FIN.
• Low skew (< 250 ps between outputs).
• Input / Output frequency range 0 – 160 MHz
• 25mA drive capability at TTL levels.
• 70mA drive capability at CMOS levels.
• Output enable mode available to tri-state all outputs.
• 3.3V operation.
• Available in 8-Pin 150mil SOIC.

Page Link's: 1  2  3  4 

零件编号
产品描述 (功能)
PDF
生产厂家
1-to-5 Clock Distribution Buffer
PhaseLink Corporation
1:4 CLOCK DISTRIBUTION
Micrel
1:4 Clock Distribution
Semtech Corporation
1 to 4 Clock Buffer
Integrated Circuit Systems
1 TO 4 CLOCK BUFFER
Integrated Device Technology
3.3V 1:4 CLOCK DISTRIBUTION ( Rev : 1999 )
Micrel
1:4 Clock Distribution Chip
Motorola => Freescale
3.3V 1:4 CLOCK DISTRIBUTION
Micrel
LOW SKEW 1 TO 4 CLOCK BUFFER
Integrated Circuit Systems
LOW SKEW 1 TO 4 CLOCK BUFFER ( Rev : 2010 )
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]