datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  STMicroelectronics  >>> PSD953F1 PDF

PSD953F1 数据手册 ( 数据表 ) - STMicroelectronics

PSD801F1-90U image

零件编号
PSD953F1

Other PDF
  no available.

PDF
DOWNLOAD     

page
94 Pages

File Size
374.6 kB

生产厂家
ST-Microelectronics
STMicroelectronics ST-Microelectronics

Introduction
The PSD9XX family of Programmable System Devices (for 8-bit microcontrollers) brings In-System-Programmability (ISP) to Flash memory and programmable logic. The result is a simple and flexible solution for embedded designs. PSD9XX devices combine many of the peripheral functions found in MCU based applications:
    • Up to 2 Mbit of Flash memory
    • A secondary 256 Kbit Flash memory
    • Over 2,000 gates of Flash programmable logic
    • Up to 256 Kbit SRAM
    • Reconfigurable I/O ports
    • Programmable power management.


KEY FEATUREs
❏ A simple interface to 8-bit microcontrollers that use either multiplexed or non-multiplexed busses. The bus interface logic uses the control signals generated by the microcontroller automatically when the address is decoded and a read or write is performed. A partial list of the MCU families supported include:
    • Intel 8031, 80196, 80186, 80C251
    • Motorola 68HC11, 68HC16, 68HC12, and 683XX
    • Philips 8031 and 8051XA
    • Zilog Z80, Z8, and Z180
❏ Internal 1 or 2 Mbit flash memory. This is the main Flash memory. It is divided into eight equal-sized blocks that can be accessed with user-specified addresses.
❏ Internal secondary 256 Kbit Flash memory. It is divided into four equal-sized blocks that can be accessed with user-specified addresses. This secondary memory brings the ability to execute code and update the main Flash concurrently.
❏ 16, 64 or 256 Kbit SRAM. The SRAM’s contents can be protected from a power failure by connecting an external battery.
❏ General Purpose PLD (GPLD) with 19 outputs. The GPLD may be used to implement external chip selects or combinatorial logic function.
❏ Decode PLD (DPLD) that decodes address for selection of internal memory blocks.
❏ 27 individually configurable I/O port pins that can be used for the following functions:
    • MCU I/Os
    • PLD I/Os
    • Latched MCU address output
    • Special function I/Os.
    • 16 of the I/O ports may be configured as open-drain outputs.
❏ Standby current as low as 50 µA for 5 V devices.
❏ Built-in JTAG compliant serial port allows full-chip In-System Programmability (ISP). With it, you can program a blank device or reprogram a device in the factory or the field.
❏ Internal page register that can be used to expand the microcontroller address space by a factor of 256.
❏ Internal programmable Power Management Unit (PMU) that supports a low power mode called Power Down Mode. The PMU can automatically detect a lack of microcontroller activity and put the PSD9XX into Power Down Mode.
❏ Erase/Write cycles:
    • Flash memory – 100,000 minimum
    • PLD – 1,000 minimum
    • Data Retention: 15 years

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
Flash In-System Programmable (ISP) Peripherals For 8-bit MCUs
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals For 8-bit MCUs
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals For 8-bit MCUs
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals For 8-bit MCUs
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals For 8-bit MCUs
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 5V
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 5V
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 5V
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 5V
STMicroelectronics
Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 3.3V
STMicroelectronics

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]