datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Silicon Storage Technology  >>> SST49LF002A PDF

SST49LF002A 数据手册 ( 数据表 ) - Silicon Storage Technology

SST49LF002A image

零件编号
SST49LF002A

Other PDF
  no available.

PDF
DOWNLOAD     

page
36 Pages

File Size
376.2 kB

生产厂家
SST
Silicon Storage Technology SST

PRODUCT DESCRIPTION
The SST49LF00xA flash memory devices are designed to be read-compatible with the Intel 82802 Firmware Hub (FWH) device for PC-BIOS application. It provides protection for the storage and update of code and data in addition to adding system design flexibility through five general purpose inputs. Two interface modes are supported by the SST49LF00xA: Firmware Hub (FWH) Interface Mode for In-System programming and Parallel Programming (PP) Mode for fast factory programming of PC-BIOS applications.


FEATURES:
• Firmware Hub for Intel 8xx Chipsets
• 2 Mbit, 3 Mbit, 4 Mbit, or 8 Mbit SuperFlash memory array for code/data storage
   – SST49LF002A: 256K x8 (2 Mbit)
   – SST49LF003A: 384K x8 (3 Mbit)
   – SST49LF004A: 512K x8 (4 Mbit)
   – SST49LF008A: 1024K x8 (8 Mbit)
• Flexible Erase Capability
   – Uniform 4 KByte Sectors
   – Uniform 16 KByte overlay blocks for SST49LF002A
   – Uniform 64 KByte overlay blocks for SST49LF003A/004A/008A
   – Top Boot Block protection
   - 16 KByte for SST49LF002A
   - 64 KByte for SST49LF003A/004A/008A
   – Chip-Erase for PP Mode Only
• Single 3.0-3.6V Read and Write Operations
• Superior Reliability
   – Endurance:100,000 Cycles (typical)
   – Greater than 100 years Data Retention
• Low Power Consumption
   – Active Read Current: 6 mA (typical)
   – Standby Current: 10 µA (typical)
• Fast Sector-Erase/Byte-Program Operation
   – Sector-Erase Time: 18 ms (typical)
   – Block-Erase Time: 18 ms (typical)
   – Chip-Erase Time: 70 ms (typical)
   – Byte-Program Time: 14 µs (typical)
   – Chip Rewrite Time:
      SST49LF002A: 4 seconds (typical)
      SST49LF003A: 6 seconds (typical)
      SST49LF004A: 8 seconds (typical)
      SST49LF008A: 15 seconds (typical)
   – Single-pulse Program or Erase
   – Internal timing generation
• Two Operational Modes
   – Firmware Hub Interface (FWH) Mode for in-system operation
   – Parallel Programming (PP) Mode for fast production programming
• Firmware Hub Hardware Interface Mode
   – 5-signal communication interface supporting byte Read and Write
   – 33 MHz clock frequency operation
   – WP# and TBL# pins provide hardware write protect for entire chip and/or top Boot Block
   – Block Locking Register for all blocks
   – Standard SDP Command Set
   – Data# Polling and Toggle Bit for End-of-Write detection
   – 5 GPI pins for system design flexibility
   – 4 ID pins for multi-chip selection
• Parallel Programming (PP) Mode
   – 11-pin multiplexed address and 8-pin data I/O interface
   – Supports fast In-System or PROM programming for manufacturing
• CMOS and PCI I/O Compatibility
• Packages Available
   – 32-lead PLCC
   – 32-lead TSOP (8mm x 14mm)

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
2 Mbit / 3 Mbit / 4 Mbit / 8 Mbit Firmware Hub
Silicon Storage Technology
8 Mbit Firmware Hub
Microchip Technology
8 Mbit Firmware Hub
Silicon Storage Technology
4 Mbit Firmware Hub
Silicon Storage Technology
2 Mbit / 3 Mbit / 4 Mbit LPC Firmware Flash
Silicon Storage Technology
2 Mbit / 4 Mbit 3.3 Volt-only Firmware Hub/LPC Flash Memory
PMC-Sierra, Inc
2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash
Silicon Storage Technology
2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash
Silicon Storage Technology
2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash
Silicon Storage Technology
2 Mbit / 4 Mbit / 8 Mbit (x16) Multi-Purpose Flash
Microchip Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]