datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

ADP3212AMNR2G 查看數據表(PDF) - ON Semiconductor

零件编号
产品描述 (功能)
比赛名单
ADP3212AMNR2G Datasheet PDF : 35 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
ADP3212A, NCP3218A
ABSOLUTE MAXIMUM RATINGS
Parameter
Rating
Unit
VCC, PVCC1, PVCC2
FBRTN, PGND1, PGND2
0.3 to +6.0
V
0.3 to +0.3
V
BST1, BST2, DRVH1, DRVH2
DC
t < 200 ns
V
0.3 to +28
0.3 to +33
BST1 to PVCC, BST2 to PVCC
DC
t < 200 ns
V
0.3 to +22
0.3 to +28
BST1 to SW1, BST2 to SW2
0.3 to +6.0
V
SW1, SW2
DC
t < 200 ns
V
1.0 to +22
6.0 to +28
DRVH1 to SW1, DRVH2 to SW2
0.3 to +6.0
V
DRVL1 to PGND1, DRVL2 to PGND2
DC
t < 200 ns
V
0.3 to +6.0
5.0 to +6.0
RAMP (in Shutdown)
0.3 to +22
V
All Other Inputs and Outputs
0.3 to +6.0
V
Storage Temperature Range
65 to +150
°C
Operating Ambient Temperature Range
40 to +100
°C
Operating Junction Temperature
125
°C
Thermal Impedance (qJA) 2Layer Board
Lead Temperature
Soldering (10 sec)
Infrared (15 sec)
30.5
°C/W
°C
300
260
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.
NOTE: This device is ESD sensitive. Use standard ESD precautions when handling.
PIN ASSIGNMENT
Pin No.
1
Mnemonic
EN
2
PWRGD
3
IMON
4
CLKEN
5
FBRTN
6
FB
7
COMP
8
TRDET
9
VARFREQ
10
VRTT
Description
Enable Input. Driving this pin low shuts down the chip, disables the driver outputs, pulls PWRGD and
VRTT low, and pulls CLKEN high.
PowerGood Output. Opendrain output. A low logic state means that the output voltage is outside of the
VID DAC defined range.
Current Monitor Output. This pin sources a current proportional to the output load current. A resistor to
FBRTN sets the current monitor gain.
Clock Enable Output. Opendrain output. A low logic state enables the CPU internal PLL clock to lock to
the external clock.
Feedback Return Input/Output. This pin remotely senses the CPU core voltage. It is also used as the
ground return for the VID DAC and the voltage error amplifier blocks.
Voltage Error Amplifier Feedback Input. The inverting input of the voltage error amplifier.
Voltage Error Amplifier Output and Frequency Compensation Point.
Transient Detect Output. This pin is pulled low when a load release transient is detected. During repetitive
load transients at high frequencies, this circuit optimally positions the maximum and minimum output
voltage into a specified loadline window.
Variable Frequency Enable Input. A high logic state enables the PWM clock frequency to vary with VID code.
Voltage Regulator Thermal Throttling Output. Logic high state indicates that the voltage regulator
temperature at the remote sensing point exceeded a set alarm threshold level.
http://onsemi.com
3

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]