datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Cypress Semiconductor  >>> CY7B9910 PDF

CY7B9910 数据手册 ( 数据表 ) - Cypress Semiconductor

CY7B9910 image

零件编号
CY7B9910

产品描述 (功能)

Other PDF
  1997  

PDF
DOWNLOAD     

page
11 Pages

File Size
290.3 kB

生产厂家
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7B9910 and CY7B9920 Low Skew Clock Buffers offer low skew system clock distribution. These multiple output clock drivers optimize the timing of high performance computer systems. Each of the eight individual drivers can drive terminated transmission lines with impedances as low as 50Ω. They deliver minimal and specified output skews and full swing logic levels (CY7B9910 TTL or CY7B9920 CMOS).


FEATUREs
■ All outputs skew <100 ps typical (250 max.)
■ 15 to 80 MHz output operation
■ Zero input to output delay
■ 50% duty cycle outputs
■ Outputs drive 50Ω terminated lines
■ Low operating current
■ 24-pin SOIC package
■ Jitter:<200 ps peak to peak, <25 ps RMS

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
Low Skew Clock Buffer
Cypress Semiconductor
Programmable Skew Clock Buffer
Cypress Semiconductor
Programmable Skew Clock Buffer
Cypress Semiconductor
Programmable Skew Clock Buffer ( Rev : 2011 )
Cypress Semiconductor
Programmable Skew Clock Buffer ( Rev : 2007 )
Cypress Semiconductor
Low-Skew Clock Fanout Buffer ICs
AMI Semiconductor
Programmable Skew Clock Buffer ( Rev : 2001 )
Cypress Semiconductor
LOW SKEW 1 TO 4 CLOCK BUFFER
Integrated Circuit Systems
LOW SKEW 1 TO 4 CLOCK BUFFER ( Rev : 2010 )
Integrated Device Technology
LOW SKEW 1 TO 4 CLOCK BUFFER
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]