datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Cypress Semiconductor  >>> CY7C1212F PDF

CY7C1212F 数据手册 ( 数据表 ) - Cypress Semiconductor

CY7C1212F image

零件编号
CY7C1212F

Other PDF
  no available.

PDF
DOWNLOAD     

page
15 Pages

File Size
311.2 kB

生产厂家
Cypress
Cypress Semiconductor Cypress

Functional Description[1]
The CY7C1212F SRAM integrates 65,536 x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation.


FEATUREs
• Registered inputs and outputs for pipelined operation
• 64K × 18 common I/O architecture
• 3.3V core power supply
• 3.3V I/O operation
• Fast clock-to-output times
   — 3.5 ns (for 166-MHz device)
   — 4.0 ns (for 133-MHz device)
• Provide high-performance 3-1-1-1 access rate
• User-selectable burst counter supporting Intel Pentium® interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Offered in JEDEC-standard 100-pin TQFP package
• “ZZ” Sleep Mode Option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
1-Mbit (64K x 18) Pipelined Sync SRAM
Cypress Semiconductor
1-Mbit (64K x 18) Pipelined DCD Sync SRAM
Cypress Semiconductor
2-Mbit (64K x 32) Pipelined Sync SRAM
Cypress Semiconductor
2-Mbit (64K x 36) Pipelined Sync SRAM
Cypress Semiconductor
2-Mbit (64K x 36) Pipelined Sync SRAM
Cypress Semiconductor
2-Mbit (64K x 32) Pipelined Sync SRAM ( Rev : 2011 )
Cypress Semiconductor
1-Mbit (64K x 18) Flow-Through Sync SRAM
Cypress Semiconductor
1-Mbit (64K x 18) Flow-Through Sync SRAM
Cypress Semiconductor
4-Mbit (256K x 18) Pipelined Sync SRAM
Cypress Semiconductor
4-Mbit (256K x 18) Pipelined Sync SRAM ( Rev : 2006 )
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]