datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Cypress Semiconductor  >>> CY7C1302DV25 PDF

CY7C1302DV25(2004) 数据手册 ( 数据表 ) - Cypress Semiconductor

CY7C1302DV25 image

零件编号
CY7C1302DV25

Other PDF
  2011   lastest PDF  

PDF
DOWNLOAD     

page
18 Pages

File Size
210.2 kB

生产厂家
Cypress
Cypress Semiconductor Cypress

Functional Description
The CY7C1302DV25 is a 2.5V Synchronous Pipelined SRAM equipped with QDR™ architecture. QDR architecture consists of two separate ports to access the memory array. The Read port has dedicated data outputs to support Read operations and the Write Port has dedicated data inputs to support Write operations. Access to each port is accomplished through a common address bus.


FEATUREs
• Separate independent Read and Write data ports
   — Supports concurrent transactions
• 167-MHz clock for high bandwidth
   — 2.5 ns clock-to-Valid access time
• 2-word burst on all accesses
• Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 333 MHz) @ 167 MHz
• Two input clocks (K and K) for precise DDR timing
   — SRAM uses rising edges only
• Two output clocks (C and C) account for clock skew and flight time mismatching
• Single multiplexed address input bus latches address inputs for both Read and Write ports
• Separate Port Selects for depth expansion
• Synchronous internally self-timed writes
• 2.5V core power supply with HSTL Inputs and Outputs
• 13 x 15 x 1.4 mm 1.0-mm pitch fBGA package, 165 ball (11 x 15 matrix)
• Variable drive HSTL output buffers
• Expanded HSTL output voltage (1.4V–1.9V)
• JTAG Interface

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
9-Mbit Burst of Two Pipelined SRAMs with QDR™ Architecture
Cypress Semiconductor
36-Mbit DDR II SRAM Two-Word Burst Architecture ( Rev : 2012 )
Cypress Semiconductor
18-Mbit DDR II SRAM Two-Word Burst Architecture
Cypress Semiconductor
144-Mbit DDR II SRAM Two-Word Burst Architecture
Cypress Semiconductor
144-Mbit QDR® II SRAM Two-Word Burst Architecture
Cypress Semiconductor
18-Mbit QDR® II SRAM Two-Word Burst Architecture
Cypress Semiconductor
9-Mbit QDR- II™ SRAM 2-Word Burst Architecture
Cypress Semiconductor
36-Mbit QDR® II SRAM Two-Word Burst Architecture ( Rev : 2012 )
Cypress Semiconductor
36-Mbit DDR II SIO SRAM Two-Word Burst Architecture ( Rev : 2014 )
Cypress Semiconductor
36-Mbit QDR® II SRAM Two-Word Burst Architecture
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]