datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Cypress Semiconductor  >>> CY7C1350G-250BGI PDF

CY7C1350G-250BGI(2004) 数据手册 ( 数据表 ) - Cypress Semiconductor

CY7C1350G image

零件编号
CY7C1350G-250BGI

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
15 Pages

File Size
292.2 kB

生产厂家
Cypress
Cypress Semiconductor Cypress

Functional Description[1]
The CY7C1350G is a 3.3V, 128K x 36 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350G is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.


FEATUREs
• Pin compatible and functionally equivalent to ZBT™ devices
• Internally self-timed output buffer control to eliminate the need to use OE
• Byte Write capability
• 128K x 36 common I/O architecture
• Single 3.3V power supply
• 2.5V/3.3V I/O Operation
• Fast clock-to-output times
    — 2.6 ns (for 250-MHz device)
    — 2.6 ns (for 225-MHz device)
    — 2.8 ns (for 200-MHz device)
    — 3.5 ns (for 166-MHz device)
    — 4.0 ns (for 133-MHz device)
    — 4.5 ns (for 100-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Asynchronous output enable (OE)
• Lead-Free 100 TQFP and 119 BGA packages
• Burst Capability—linear or interleaved burst order
• “ZZ” Sleep mode option

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
4-Mbit (128K x 36) Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor
4-Mbit (128K x 36) Pipelined Sync SRAM
Cypress Semiconductor
4-Mbit (128K x 36) Pipelined Sync SRAM
Cypress Semiconductor
4-Mb (128K x 36) Pipelined SRAM with Nobl™ Architecture
Cypress Semiconductor
4-Mbit (128K x 36) Pipelined DCD Sync SRAM
Cypress Semiconductor
4-Mbit (128K x 36) Flow-through SRAM with NoBL™ Architecture
Cypress Semiconductor
4-Mbit (128K x 32) Pipelined Sync SRAM
Cypress Semiconductor
4-Mbit (128K x 32) Pipelined Sync SRAM
Cypress Semiconductor
4-Mbit (128K x 32) Pipelined Sync SRAM ( Rev : 2004 )
Cypress Semiconductor
4-Mbit (256K x 18) Pipelined SRAM with NoBL™ Architecture
Cypress Semiconductor

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]