datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Intersil  >>> HCTS109D/SAMPLE PDF

HCTS109D/SAMPLE 数据手册 ( 数据表 ) - Intersil

HCTS109D/SAMPLE image

零件编号
HCTS109D/SAMPLE

Other PDF
  no available.

PDF
DOWNLOAD     

page
9 Pages

File Size
165.2 kB

生产厂家
Intersil
Intersil Intersil

Description
The Intersil HCTS109MS is a Radiation Hardened Dual JK Flip Flop with set and reset. The flip flop changes state with the positive transition of the clock (CP1 or CP2).
The HCTS109MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of radiation hardened, high-speed, CMOS/SOS Logic Family.
The HCTS109MS is supplied in a 16 lead Ceramic flatpack (K suffix) or a SBDIP Package (D suffix).


FEATUREs
• 3 Micron Radiation Hardened SOS CMOS
• Total Dose 200K RAD (Si)
• SEP Effective LET No Upsets: >100 MEV-cm2/mg
• Single Event Upset (SEU) Immunity < 2 x 10-9 Errors/Bit-Day (Typ)
• Dose Rate Survivability: >1 x 1012 RAD (Si)/s
• Dose Rate Upset >1010 RAD (Si)/s 20ns Pulse
• Latch-Up Free Under Any Conditions
• Military Temperature Range: -55°C to +125°C
• Significant Power Reduction Compared to LSTTL ICs
• DC Operating Voltage Range: 4.5V to 5.5V
• LSTTL Input Logic Compatibility
    - VIL = 0.8V Max
    - VIH = VCC/2 Min
• Input Current Levels Ii ≤ 5µA at VOL, VOH

Page Link's: 1  2  3  4  5  6  7  8  9 

零件编号
产品描述 (功能)
PDF
生产厂家
Radiation Hardened Dual JK Flip Flop
Intersil
Radiation Hardened Dual JK Flip-Flop
Intersil
Radiation Hardened Dual JK Flip Flop
Intersil
Radiation Hardened Dual JK Flip-Flop
Intersil
Radiation Hardened Dual JK Flip Flop
Intersil
DUAL JK FLIP-FLOP
Unspecified
Dual JK flip-flop ( Rev : 2008 )
NXP Semiconductors.
DUAL JK FLIP - FLOP
Unspecified
Dual JK flip-flop
Philips Electronics
Dual JK Flip-Flop
Integral Corp.

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]