datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Samsung  >>> K7I161882B PDF

K7I161882B 数据手册 ( 数据表 ) - Samsung

K7I161882B image

零件编号
K7I161882B

Other PDF
  2004  

PDF
DOWNLOAD     

page
18 Pages

File Size
406.5 kB

生产厂家
Samsung
Samsung Samsung

GENERAL DESCRIPTION
The K7I163682B and K7I1161882B are 18,874,368-bits DDR Common I/O Synchronous Pipelined Burst SRAMs.
They are organized as 524,288 words by 36bits for K7I163682B and 1,048,576 words by 18 bits for K7I161882B for K7I160882B.


FEATURES
• 1.8V+0.1V/-0.1V Power Supply.
• DLL circuitry for wide output data valid window and future frequency scaling.
• I/O Supply Voltage 1.5V+0.1V/-0.1V for 1.5V I/O, 1.8V+0.1V/-0.1V for 1.8V I/O.
• Pipelined, double-data rate operation.
• Common data input/output bus.
• HSTL I/O
• Full data coherency, providing most current data.
• Synchronous pipeline read with self timed late write.
• Registered address, control and data input/output.
• DDR(Double Data Rate) Interface on read and write ports.
• Fixed 2-bit burst for both read and write operation.
• Clock-stop supports to reduce current.
• Two input clocks(K and K) for accurate DDR timing at clock rising edges only.
• Two input clocks for output data(C and C) to minimize clock-skew and flight-time mismatches.
• Two echo clocks (CQ and CQ) to enhance output data traceability.
• Single address bus.
• Byte write (x18, x36) function.
• Simple depth expansion with no data contention.
• Programmable output impedance.
• JTAG 1149.1 compatible test access port.
• 165FBGA(11x15 ball array) with body size of 13mmx15mm. & Lead Free
• Operating in commercial and industrial temperature range.

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
512Kx36 & 1Mx18 DDRII CIO b4 SRAM
Samsung
512Kx36 & 1Mx18 & 2Mx9 QDRTM II b2 SRAM
Samsung
512Kx36 & 1Mx18 Synchronous Pipelined SRAM
Samsung
512Kx36 & 1Mx18 Pipelined NtRAM ( Rev : 2005 )
Samsung
512Kx36 & 1Mx18-Bit Synchronous Pipelined Burst SRAM
Samsung
512Kx36 & 1Mx18 Pipelined NtRAM
Samsung
512Kx36-bit, 1Mx18-bit QDRTM II b4 SRAM ( Rev : 2004 )
Samsung
512Kx36 & 1Mx18 Pipelined NtRAM™
Samsung
Z-CIO and CIO counter/timer And parallel I/O unit, 6MHz
Zilog
Z-CIO and CIO Counter/Timer and Parallel I/O Unit
Zilog

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]