datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Lattice Semiconductor  >>> LFE3-70EA-8FTN256C PDF

LFE3-70EA-8FTN256C 数据手册 ( 数据表 ) - Lattice Semiconductor

LFE3-150EA-6FN1156CTW image

零件编号
LFE3-70EA-8FTN256C

Other PDF
  no available.

PDF
DOWNLOAD     

page
140 Pages

File Size
10.2 MB

生产厂家
Lattice
Lattice Semiconductor Lattice

Introduction
The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65 nm technology making the devices suitable for high-volume, high-speed, low-cost applications.


FEATUREs
■ Higher Logic Density for Increased System Integration
    • 17K to 149K LUTs
    • 116 to 586 I/Os
■ Embedded SERDES
    • 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes
    • Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols
    • Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO
■ sysDSP™
    • Fully cascadable slice architecture
    • 12 to 160 slices for high performance multiply and accumulate
    • Powerful 54-bit ALU operations
    • Time Division Multiplexing MAC Sharing
    • Rounding and truncation
    • Each slice supports
        — Half 36x36, two 18x18 or four 9x9 multipliers
        — Advanced 18x36 MAC and 18x18 Multiply-Multiply-Accumulate (MMAC) operations
■ Flexible Memory Resources
    • Up to 6.85Mbits sysMEM™ Embedded Block RAM (EBR)
    • 36K to 303K bits distributed RAM
■ sysCLOCK Analog PLLs and DLLs
    • Two DLLs and up to ten PLLs per device
■ Pre-Engineered Source Synchronous I/O
    • DDR registers in I/O cells
    • Dedicated read/write levelling functionality
    • Dedicated gearing logic
    • Source synchronous standards support
        — ADC/DAC, 7:1 LVDS, XGMII
        — High Speed ADC/DAC devices
    • Dedicated DDR/DDR2/DDR3 memory with DQS support
    • Optional Inter-Symbol Interference (ISI)  correction on outputs
■ Programmable sysI/O™ Buffer Supports Wide Range of Interfaces
    • On-chip termination
    • Optional equalization filter on inputs
    • LVTTL and LVCMOS 33/25/18/15/12
    • SSTL 33/25/18/15 I, II
    • HSTL15 I and HSTL18 I, II
    • PCI and Differential HSTL, SSTL
    • LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS
■ Flexible Device Configuration
    • Dedicated bank for configuration I/Os
    • SPI boot flash interface
    • Dual-boot images supported
    • Slave SPI
    • TransFR™ I/O for simple field updates
    • Soft Error Detect embedded macro
■ System Level Support
    • IEEE 1149.1 and IEEE 1532 compliant
    • Reveal Logic Analyzer
    • ORCAstra FPGA configuration utility
    • On-chip oscillator for initialization & general use
    • 1.2 V core power supply

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
LatticeSC/M Family Data Sheet Introduction
Lattice Semiconductor
LatticeECP/EC Family Data Sheet Introduction
Lattice Semiconductor
MachXO Family Data Sheet
Lattice Semiconductor
MPC5510 Microcontroller Family Data Sheet
NXP Semiconductors.
LatticeECP/EC Family Data Sheet
Lattice Semiconductor
MPC5510 Microcontroller Family Data Sheet ( Rev : 2008 )
Freescale Semiconductor
MPC5510 Microcontroller Family Data Sheet
Freescale Semiconductor
K60 Sub-Family Data Sheet
Freescale Semiconductor
K53 Sub-Family Data Sheet
NXP Semiconductors.
K52 Sub-Family Data Sheet
NXP Semiconductors.

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]