datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  Motorola => Freescale  >>> MC88915 PDF

MC88915 数据手册 ( 数据表 ) - Motorola => Freescale

MC88915 image

零件编号
MC88915

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
13 Pages

File Size
145.8 kB

生产厂家
Motorola
Motorola => Freescale Motorola

Low Skew CMOS PLL Clock Driver

The MC88915 Clock Driver utilizes phase–locked loop technology to lock its low skew outputs’ frequency and phase onto an input reference clock. It is designed to provide clock distribution for high performance PC’s and workstations.


FEATUREs
•Five Outputs (QO–Q4) with Output–Output Skew < 500 ps each being phase and frequency locked to the SYNC input
•The phase variation from part–to–part between the SYNC and FEEDBACK inputs is less than 550 ps (derived from the tPDspecification, which defines the part–to–part skew)
•Input/Output phase–locked frequency ratios of 1:2, 1:1, and 2:1 are available
•Input frequency range from 5MHz – 2X_Q FMAX spec
•Additional outputs available at 2X and +2 the system “Q” frequency. Also a Q(180°phase shift) output available
•All outputs have ±36 mA drive (equal high and low) at CMOS levels, and can drive either CMOS or TTL inputs.
All inputs are TTL–level compatible
•Test Mode pin (PLL_EN) provided for low frequency testing. Two selectable CLOCK inputs for test or redundancy purposes

 

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

零件编号
产品描述 (功能)
PDF
生产厂家
LOW SKEW CMOS PLL CLOCK 68060 DRIVER
Motorola => Freescale
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER
Integrated Device Technology
Low Skew CMOS Clock Driver
Motorola => Freescale
Low Skew CMOS PLL Clock Driver With Processor Reset
Motorola => Freescale
Low Voltage Low Skew CMOS PLL Clock Driver, 3-State ( Rev : 1997 )
Motorola => Freescale
Low Voltage Low Skew CMOS PLL Clock Driver, 3-State
Motorola => Freescale
Low Voltage Low Skew CMOS PLL Clock Driver, 3-State
Motorola => Freescale
LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)
Integrated Device Technology
3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
Integrated Device Technology
3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
Integrated Device Technology

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]