datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  PhaseLink Corporation  >>> P102-10SC PDF

P102-10SC 数据手册 ( 数据表 ) - PhaseLink Corporation

P102-10SC image

零件编号
P102-10SC

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
6 Pages

File Size
172 kB

生产厂家
PLL
PhaseLink Corporation PLL

DESCRIPTION
The PLL102-10 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC or MSOP package. It has two outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.


FEATURES
• Frequency range 50 ~ 120MHz.
• Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to outputs.
• Zero input - output delay.
• Less than 700 ps device - device skew.
• Less than 250 ps skew between outputs.
• Less than 100 ps cycle - cycle jitter.
• 2.5V or 3.3V power supply operation.
• Available in 8-Pin SOIC or MSOP package.


零件编号
产品描述 (功能)
PDF
生产厂家
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Abracon Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]