datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF
HOME  >>>  PhaseLink Corporation  >>> PLL102-15 PDF

PLL102-15 数据手册 ( 数据表 ) - PhaseLink Corporation

PLL102-15 image

零件编号
PLL102-15

产品描述 (功能)

Other PDF
  no available.

PDF
DOWNLOAD     

page
8 Pages

File Size
40 kB

生产厂家
PLL
PhaseLink Corporation PLL

DESCRIPTIONS
The PLL102-15 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8 -pin SOIC or TSSOP package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feedback to the input of the PLL. Since the skew b etween the input and output is less than ±350 ps, the device acts as a zero delay buffer.


FEATURES
• Frequency range 25 ~ 60MHz.
• Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 33kHz SST modulation).
• Zero input - output delay.
• Less than 700 ps device - device skew.
• Less than 250 ps skew between outputs.
• Less than 200 ps cycle - cycle jitter.
• Output Enable function tri-state outputs.
• 3.3V operation.
• Available in 8 -Pin 150mil SOIC.

Page Link's: 1  2  3  4  5  6  7  8 

零件编号
产品描述 (功能)
PDF
生产厂家
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
PhaseLink Corporation
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Abracon Corporation
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Integrated Circuit Systems
Low Skew Output Buffer
Integrated Circuit Systems

Share Link: GO URL

EnglishEnglish Korean한국어 Chinese简体中文 Japanese日本語 Spanishespañol

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]