datasheetbank_Logo
数据手册搜索引擎和 Datasheet免费下载 PDF

AD7701 查看數據表(PDF) - Analog Devices

零件编号
产品描述 (功能)
比赛名单
AD7701
ADI
Analog Devices ADI
AD7701 Datasheet PDF : 20 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD7701
Pin No.
PDIP,
CERDIP,
SOIC
SSOP
1
1
2
3
4, 17
5
6
7
8
9
10
11
12
2
3
4, 25
5
8
6, 7, 9, 11,
18, 21, 22, 23
10
12
13
14
15
16
13
17
14
19
15
20
16
24
18
26
19
27
20
28
PIN FUNCTION DESCRIPTIONS
Mnemonic Description
MODE
CLKOUT
Selects the Serial Interface Mode. If MODE is tied to –5 V, the AD7701 will operate in
the Asynchronous Communications (AC) mode. The SCLK pin is configured as an
input, and data is transmitted in two bytes, each with one start bit and two stop bits. If
MODE is tied to DGND, the Synchronous External Clocking (SEC) mode is selected.
SCLK is configured as an input, and the output appears without formatting, the MSB
coming first. If MODE is tied to +5 V, the AD7701 operates in the Synchronous
Self-Clocking (SSC) mode. SCLK is configured as an output, with a clock frequency of
fCLKlN/4 and 25% duty cycle.
Clock Output to Generate an Internal Master Clock by Connecting a Crystal between
CLKOUT and CLKIN. If an external clock is used, CLKOUT is not connected.
CLKIN Clock Input for External Clock.
SC1, SC2 System Calibration Pins. The state of these pins, when CAL is taken high, determines
the type of calibration performed.
DGND Digital Ground. Ground reference for all digital signals.
DVSS
NC
Digital Negative Supply, –5 V Nominal.
No Connect.
AVSS
AGND
AIN
VREF
SLEEP
BP/UP
CAL
AVDD
DVDD
CS
DRDY
SCLK
SDATA
Analog Negative Supply, –5 V Nominal.
Analog Ground. Ground reference for all analog signals.
Analog Input.
Voltage Reference Input, 2.5 V Nominal. This determines the value of positive full scale
in the Unipolar mode and of both positive and negative full scale in Bipolar mode.
Sleep Mode Pin. When this pin is taken low, the AD7701 goes into a low power mode
with typically 10 µW power consumption.
Bipolar/Unipolar Mode Pin. When this pin is low, the AD7701 is configured for a uni-
polar input range going from AGND to VREF. When Pin 12 is high, the AD7701 is
configured for a bipolar input range, ± VREF.
Calibration Mode Pin. When CAL is taken high for more than four cycles, the AD7701
is reset and performs a calibration cycle when CAL is brought low again. The CAL pin
can also be used as a strobe to synchronize the operation of several AD7701s.
Analog Positive Supply, +5 V Nominal.
Digital Positive Supply, +5 V Nominal.
Chip Select Input. When CS is brought low, the AD7701 will begin to transmit serial
data in a format determined by the state of the MODE pin.
Data Ready Output. DRDY is low when valid data is available in the output register. It
goes high after transmission of a word is completed. It also goes high for four clock
cycles when a new data-word is being loaded into the output register, to indicate that
valid data is not available, irrespective of whether data transmission is complete or not.
Serial Clock Input/Output. The SCLK pin is configured as an input or output, depen-
dent on the type of serial data transmission that has been selected by the MODE pin.
When configured as an output in the Synchronous Self-Clocking mode, it has a fre-
quency of fCLKIN/4 and a duty cycle of 25%.
Serial Data Output. The AD7701’s output data is available at this pin as a 16-bit serial
word. The transmission format is determined by the state of the MODE pin.
REV. E
–5–

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]